# Engineering the Electron–Hole Bilayer Tunneling Field-Effect Transistor

Sapan Agarwal, James T. Teherani, Judy L. Hoyt, Dimitri A. Antoniadis, and Eli Yablonovitch

Abstract—The electron-hole (EH) bilayer tunneling field-effect transistor promises to eliminate heavy-doping band tails enabling a smaller subthreshold swing voltage. Nevertheless, the electrostatics of a thin structure must be optimized for gate efficiency. We analyze the tradeoff between gate efficiency versus ON-state conductance to find the optimal device design. Once the EH bilayer is optimized for a given ON-state conductance, Si, Ge, and InAs all have similar gate efficiency, around 40%-50%. Unlike Si and Ge, only the InAs case allows a manageable work function difference for EH bilayer transistor operation.

*Index Terms*—Electron-hole (EH) bilayer, quantization, semiconductor device modeling, tunneling, tunneling field-effect transistor (TFET).

## I. Introduction

N ORDER to reduce the power consumption of modern electronics, the operating voltage needs to be significantly reduced. The electron-hole (EH) bilayer tunneling field-effect transistor (TFET) is a new device concept that has the potential for reduced voltage operation [1]–[4]. In general, TFETs may achieve a low operating voltage by overcoming the thermally limited subthreshold swing voltage of 60 mV/decade, but the results to date have been unsatisfying [5], [6]. The best subthreshold swings have been measured at a current density of  $\sim 1 \text{ nA}/\mu\text{m}$ , and the performance degrades significantly at larger currents.

TFETs promise a small subthreshold swing voltage by abruptly turning on when the conduction band on the n-side aligns with the valence band on the p-side of a tunneling junction [7]. In actuality, the band edges are not perfectly sharp and there are states that extend into the bandgap [8]. This is seen in the Urbach tail of optical absorption measurements [9], [10]. Below the band-edge energy, the absorption coefficient falls off exponentially due to a residual band-tail density of states (DOS). The same band-tail DOS will unfortunately

Manuscript received October 17, 2013; revised December 27, 2013, January 23, 2014, and March 17, 2014; accepted March 18, 2014. Date of current version April 18, 2014. This work was supported by the Center for Energy Efficient Electronics Science through the National Science Foundation under Award 0939514. The review of this paper was arranged by Editor D. Esseni.

S. Agarwal and E. Yablonovitch are with the University of California at Berkeley, Berkeley, CA 94720 USA (e-mail: sapan@berkeley.edu; eliy@eecs.berkeley.edu).

J. T. Teherani, J. L. Hoyt, and D. A. Antoniadis are with the Microsystems Technology Laboratories, Massachusetts Institute of Technology, Cambridge, MA 02139 USA (e-mail: teherani@mit.edu; jlhoyt@mtl.mit.edu; daa@mtl.mit.edu).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TED.2014.2312939



Fig. 1. EH bilayer TFET structure with the current path (red) and inversion layers (blue).

smear the abrupt response and increase the subthreshold swing voltage of TFETs. In intrinsic GaAs, the optical absorption falls off at a semilog slope of  $S_{\text{Urbach}} \equiv 17 \text{ meV/decade}$  due to phonons [10]. If the GaAs is heavily doped to  $10^{20}/\text{cm}^3$ , an impurity band forms and the absorption falls off more gradually,  $\sim 58 \text{ meV/decade}$  [11]. By eliminating doping in the tunneling junction, the EH bilayer TFET avoids problems associated with these doping band tails.

A EH bilayer TFET consists of a p<sup>+</sup> source, an n<sup>+</sup> drain, and an undoped channel bound by offset top and bottom gates, as shown in Fig. 1. The gates are oppositely biased to create an electron (hole) gas along the top (bottom) gate extending to the n<sup>+</sup> drain (p<sup>+</sup> source). The device turns ON when sufficient potential is applied between the gates to align the energy levels, enabling vertical band-to-band tunneling across the channel. The band diagram along the tunneling path is shown in Fig. 2(a). The voltage difference between the gates can be accommodated by the work-function difference between the n- and p-type gates. In addition to eliminating doping, the EH bilayer TFET also has a higher ON-state conductance as it provides a large overlap area to compensate for limited tunneling transmission. The double quantum confinement also assists the ON-state conductance [12]–[14].

In this paper, we focus on minimizing the subthreshold swing voltage, while maintaining a high ON-state conductance. We do this by optimizing the dc gate biases, the body thickness and the channel material. (Si, Ge, InAs, and an InAs/AlGaSb heterostructure were considered). First, we analyze the different factors that influence the subthreshold swing in Section II. We find that maximizing the gate efficiency (the ability of the gate to change the energy levels) has the largest impact on minimizing the subthreshold swing.

<sup>&</sup>lt;sup>1</sup>We consider conductance rather than current, as the speed of a low-voltage device is limited by its *RC* time and not by its current density.



Fig. 2. (a) Band diagram with quantum well ground states shown. After optimizing the gate efficiency, we find that the Fermi level should be lower than the confinement energies and so the band diagram is drawn accordingly. (b) Capacitive voltage divider model of the EH bilayer device.

Consequently, we analyze the tradeoff between gate efficiency versus ON-state conductance, to find the optimal device design. In Section III, we describe an analytical model for the EH bilayer TFET. Finally, we discuss the results of the optimization in Section IV and compare the analytic model with a numerical simulation in NextNano++.

## II. TFET SUBTHRESHOLD SWING VOLTAGE

An ideal TFET would rely upon a sharp band edge and would switch abruptly from zero conductance to the desired ON-conductance when the electron and hole eigenstate energies overlap. Unfortunately, the band edges are not perfectly sharp and thus there is a finite DOS extending into the band gap, smearing out the desired abrupt response. Conventional TFET modeling does not account for the smeared band edge DOS. Consequently, we want to find the subthreshold swing (SS) voltage while accounting for the band edges in a way that is applicable for any TFET. The subthreshold swing voltage is defined by

$$SS \equiv (d\log(I)/dV_G)^{-1}.$$
 (1)

In order to evaluate SS, we need to include the band tails in the current model [15]

$$I \propto \int (f_C - f_V) \times \top \times D_C(E) \times D_V(E) \times \partial E.$$
 (2)

The difference in the Fermi occupation probabilities between the conduction and valence bands is  $(f_C - f_V)$  and the transmission probability of a tunneling electron is  $\top$ .  $D_C(E)$  and  $D_V(E)$  are the conduction and valence band DOS. This model is valid when tunneling to band tail states where the electron and hole eigenstates,  $E_C'$  and  $E_V'$ , respectively, are not yet



Fig. 3. Conduction and valence band DOS,  $D_C(E)$  and  $D_V(E)$ , are shown. Below the band edges, the DOS falls off exponentially. The product  $D_C(E) \times D_V(E)$  is also shown.

aligned,<sup>2</sup> as shown in Fig. 2(a).  $D_C(E)$  is given by

$$D_C(E) = \begin{cases} D'_C, & E \ge E'_C \\ D_{C0} \times e^{-(E'_C - E)/qV_0}, & E < E'_C. \end{cases}$$
 (3)

Above the band edge, the DOS is given the by ideal energy dependent DOS,  $D'_{C}$ . In 2-D, it is a constant with respect to energy. Below the band edge, we assume that the DOS falls off exponentially with a semilog slope of  $V_0$  and constant prefactor  $D_{C0}$  where  $D'_{C}(E'_{C}) = D_{C0}$ . An exponential falloff is typical of band edges, as observed in the optical absorption edge [11]. Similarly, the valence band DOS will be given by

$$D_{V}(E) = \begin{cases} D_{V}^{'}, & E \leq E_{V}^{'} \\ D_{V0} \times e^{-(E - E_{V}^{'})/qV_{0}}, & E > E_{V}^{'}. \end{cases}$$
(4)

Here  $D'_V$  is the ideal hole DOS and  $D_{V0}$  is a constant prefactor for the band tail DOS where  $D'_V(E'_V) = D_{V0}$ . For simplicity, we take the exponential slope,  $V_0$ , to be the same for conduction and valence band edges.

The combined DOS is given by  $D_C(E) \times D_V(E)$ . Ideally, no current would flow, but due to the band tails, an overlapping DOS exists, as shown in Fig. 3. This gives

$$D_{C}(E) \times D_{V}(E) = \frac{E_{OL}}{e^{\frac{E_{OL}}{qV_{0}}}} \times \begin{cases} D'_{C} \times D_{V_{0}} \times e^{-(E-E'_{C})/qV_{0}}, & E \geq E'_{C} \\ D_{C0} \times D_{V_{0}}, & E'_{V} < E < E'_{C} \\ D_{C0} \times D'_{V} \times e^{-(E'_{V}-E)/qV_{0}}, & E \leq E'_{V}. \end{cases}$$
(5)

This is for the case where  $E_C' > E_V'$ .  $E_{\rm OL}$  is the overlap energy between the electron and hole eigenstates shown in Fig. 2(a) such that  $E_{\rm OL} = (E_V' - E_C') < 0$ . Since the combined DOS has a maximum plateau in the bandgap region between  $E_C'$  and  $E_V'$ , we can approximate the current integral as

$$I \propto \left( \int_{E_V'}^{E_C'} (f_C - f_V) \times \top \times \partial E \right) \times e^{E_{\rm OL}/qV_0}$$
 (6a)

$$I \propto I_0 \times e^{E_{\rm OL}/qV_0} \tag{6b}$$

where the tunneling prefactor is

$$I_0 \equiv \int_{E_V'}^{E_C'} (f_C - f_V) \times \top \times \partial E. \tag{7}$$

 $^2$ The band tail states will not have a well-defined E-k relationship and are likely to be localized. Consequently, conservation of transverse momentum will not hold when tunneling to band tail states. In this case, the current will be proportional to both the initial and final DOS. When the bands are overlapping, conservation of momentum should be accounted for, resulting in a single DOS, as done in [12] and [13]. We only consider the regime where the bands are not yet overlapping.

Thus, we have arrived at a simplified model for the tunneling current when band tails are present. Now, we can compute the subthreshold swing voltage by plugging (6) into (1)

$$SS = \left(\frac{dV_{\text{Body}}}{dV_G} \times \frac{d \log (I_0)}{dV_{\text{Body}}} + \frac{dV_{\text{Body}}}{dV_G} \frac{dE_{\text{OL}}}{dV_{\text{Body}}} \times \frac{d \log (e^{E_{\text{OL}}/qV_0})}{dE_{\text{OL}}}\right)^{-1}. (8)$$

In the first term, we took the derivative with respect to the voltage across the semiconductor bilayer,  $V_{\rm Body}$ , since tunneling transmission probability,  $\top$ , depends sensitively on  $V_{\rm Body}$ . In the second term, we took the derivative with respect to  $E_{\rm OL}$  as the band-edge DOS depends on the band alignment. Finally, the subthreshold swing voltage in (8) can be expressed in the following form by replacing each term with the appropriate symbol to highlight the four contributing factors

$$SS = \left(\eta_{el} \times \frac{1}{S_{tunnel}} + \eta_{el} \times \eta_{quant} \times \frac{1}{S_{DOS}}\right)^{-1}$$
 (9a)

$$SS = \frac{1}{\eta_{el}} \times \left(\frac{1}{S_{\text{tunnel}}} + \frac{\eta_{\text{quant}}}{S_{\text{DOS}}}\right)^{-1}.$$
 (9b)

 $S_{\text{DOS}}$  is the semilog slope of the joint band-edge DOS in mV/decade

$$S_{\text{DOS}} = \frac{1}{q} \frac{dE_{\text{OL}}}{d\log\{e^{E_{\text{OL}}/qV_0}\}} = V_0/\log(e).$$
 (10)

 $S_{\text{tunnel}}$  is the semilog slope measuring how steeply the tunneling conductance prefactor changes with respect to the voltage across the body  $V_{\text{Body}}$ 

$$S_{\text{tunnel}} = dV_{\text{Body}}/d\log(I_0). \tag{11}$$

It is given in mV/decade and  $I_0$  is given by (6).  $S_{\text{tunnel}}$  is the steepness that results from changing the thickness of the tunneling barrier with a changing bias as it is typically dominated by the voltage dependence of  $\top$ , assuming that the Fermi level positions are well engineered [16].

 $\eta_{\rm quant}$  is the change in the band-edge quantum-level alignment with respect to the body voltage  $V_{\rm Body}$  due to level shifting. It is given by  $dE_{\rm OL}/d(qV_{\rm Body})$ . It can be significantly less than one because the shape of the triangular tunneling barrier is changing as  $V_{\rm Body}$  changes, which causes the confinement energy to change [2].

The prefactor efficiency  $\eta_{\rm el}$  is the electrostatic efficiency and can be found from the circuit model in Fig. 2(b). It is given by  $dV_{\rm Body}/dV_G$ .

A small subthreshold swing voltage can be achieved by having either a small  $S_{\rm tunnel}$  or a small  $S_{\rm DOS}$ . Nonetheless, as discussed in [7], a small subthreshold swing voltage cannot be achieved at high current densities by barrier thickness modulation,  $S_{\rm tunnel}$ . High current densities require a high electric field, and any additional voltage will only result in a small change in the electric field, and thus produce only a small change in the tunneling current. We verify this by computing  $S_{\rm tunnel}$  in Section IV. Accordingly, at high current density, we find that  $S_{\rm tunnel}$  is unfortunately >60mV/decade. Consequently, we must rely upon a sharp band-edge DOS,  $S_{\rm DOS}$ , to achieve a small subthreshold swing voltage.

By design, the EH bilayer structure eliminates doping to improve the electronic  $S_{DOS}$ . To further improve the subthreshold swing, we focus on improving the gate efficiency. The overall gate efficiency,  $\eta_{gate}$ , is the change in the band alignment,  $E_{OL}$ , with respect to the gate bias,  $V_G$ , and is

$$\eta_{\text{gate}} \equiv \frac{1}{q} \frac{dE_{\text{OL}}}{dV_G} = \frac{1}{q} \frac{dE_{\text{OL}}}{dV_{\text{Body}}} \times \frac{dV_{\text{Body}}}{dV_G} = \eta_{\text{quant}} \times \eta_{\text{el}}. (12)$$

We need to optimize the gate efficiency that is reduced due to both electrostatics,  $\eta_{el}$ , and to quantum level shifts,  $\eta_{quant}$ .

### III. EH BILAYER MODELING

To model the EH bilayer TFET, we consider the situation where the bias on the n-gate  $(V_{G1})$  is changed, while the bias on the p-gate  $(V_{G2})$  is held constant. We calculate the carrier density by assuming a single Fermi level,  $E_{F_1}$  as shown in Fig. 2(a). This is valid when there is a small source–drain bias, corresponding to low-voltage operation.

To be competitive with current CMOS transistors, we assume an effective gate oxide thickness of 0.8 nm, and we consider a gate overlap region,  $L_C$ , shown in Fig. 1, of 10 nm. For a given body thickness, channel material and Fermi-level position, we first find the gate efficiency:  $\eta_{\rm gate} \equiv \Delta E_{\rm OL}/(q\,\Delta V_{G1})$ . Consequently, we need  $E_{\rm OL}$  and  $V_{G1}$  in the ON and OFF states. The device will turn ON once the bands overlap and  $E_{\rm OL}=0$ . In Section III-A, we find the gate biases,  $V_{G1}$  and  $V_{G2}$  required to achieve  $E_{\rm OL}=0$  and a given Fermilevel position. In Section III-B, we determine  $E_{\rm OL}$  and  $V_{G1}$  in the OFF-state to find  $\eta_{\rm gate}$ . After finding the gate efficiency, we find the tunneling conductance and the channel conductance in Sections III-C and D, respectively. In Section III-E, we consider how the analysis would change for a heterojunction.

## A. ON-State Circuit Analysis

The first step of the analysis is to find the electron and hole quantum confinement energies,  $E_{1e}$  and  $E_{1h}$ , and the voltage across the body,  $V_{\text{Body}}$ , in the ON-state. The overlap energy,  $E_{\text{OL}}$ , is given by [2]

$$E_{\rm OL} = q V_{\rm Body} - (E_G + E_{1e} + E_{1h}).$$
 (13)

This can be observed from Fig. 2(a). At zero overlap, the voltage across the body is equal to the bandgap,  $E_G$ , plus the confinement energies. The confinement energies are

$$E_{1\alpha} \approx \left(\frac{9\pi}{8}\right)^{2/3} \times \left(\frac{(qV_{\text{Body}}/t_{\text{Body}})^2\hbar^2}{2m_{\alpha,z}^*}\right)^{1/3} \tag{14}$$

where  $\alpha$  represents either electrons (e) or holes (h) and  $t_{\text{Body}}$  is the thickness of the bilayer semiconductor body. The effective masses are tabulated in Table I. We assumed an infinite triangular well model for the confinement energies.

In the ON-state, the eigenstates are aligned such that  $E_{\rm OL}=0$  and so we can solve (13) for  $V_{\rm Body}$  and then find  $E_{1e}$  and  $E_{1h}$ .

For a given Fermi-level position, we can find the n- and p-channel potential,  $V_1$  and  $V_2$ , as shown in Fig. 2. The potential

TABLE I
MATERIAL PROPERTIES USED

|                | Si       | Ge       | InAs     | GaSb     | AlSb     |
|----------------|----------|----------|----------|----------|----------|
| $E_g$          | 1.12     | 0.66     | 0.354    | _        | _        |
| $E_{g.eff}$    | -        | -        | -        | 0.15[24] | 0.26[24] |
| εs             | 11.7     | 16.2     | 15.15    | 15.7     | 12       |
| γ1             | 4.27[25] | 13.4[26] | 20.0[27] | 13.4[27] | 5.18[27] |
| $\gamma_2$     | 0.32[25] | 4.25[26] | 8.5[27]  | 4.7[27]  | 1.19[27] |
| γ3             | 1.46[25] | 5.69[26] | 9.2[27]  | 6.0[27]  | 1.97[27] |
| $m_{e,t}^*$    | 0.38[28] | 0.48[28] | .023[28] | -        | -        |
| $m_{e,z}^*$    | 0.92[28] | 0.12[28] | .023[28] | -        | -        |
| $m_{tunnel}^*$ | 0.46[5]  | 0.058[5] | 0.043    | -        | -        |

Eg,eff is the effective heterojunction band gap across the tunnel interface. The effective masses are calculated assuming a [100] wafer orientation. The transverse masses are density of states masses while the z direction mass is for confinement energy. The hole masses are computed from  $m_{h,z}^* = 1/(\gamma_1 - \gamma_2)$  and  $m_{h,z}^* = 1/(\gamma_1 + \gamma_2)$ . For Si,  $m_{e,z}^* = m_l$  and  $m_{e,t}^* = 2m_t$ . For Ge  $m_{e,z}^* = 3m_l m_t/(m_t + 2m_l)$  and  $m_{e,t}^* = 4m_{e,z}^*$ . The tunneling mass is given by (26)&(27). All values for Al<sub>X</sub>Ga<sub>1-X</sub>Sb are linearly interpolated.

is measured from the center of the bandgap. From Fig. 2, we find

$$qV_1 = E_g/2 + E_{1e} - \Delta E_{\rm Fn} \tag{15}$$

and

$$qV_2 = -E_g/2 - E_{1h} - \Delta E_{Fp}. \tag{16}$$

At eigenstate alignment (the ON-state of the device), the energy difference between the electron eigenstate and the Fermi level,  $\Delta E_{\rm Fn}$ , is equal to the energy difference between the hole eigenstate and the Fermi level,  $\Delta E_{\rm Fp}$ :  $\Delta E_{\rm Fn} = \Delta E_{\rm Fp} \equiv \Delta E_{\rm F}$ .

Given a Fermi-level position,  $\Delta E_F$ , we can find the electron charge,  $Q_n$ , and hole charge,  $Q_p$ , in the channel

$$|Q_n| = q \times N_{\text{C,2D}} \times \ln\left(1 + \exp(-\Delta E_{\text{Fn}}/k_B T)\right)$$
 (17)

$$|Q_p| = q \times N_{V,2D} \times \ln(1 + \exp(\Delta E_{Fp}/k_B T))$$
 (18)

where

$$N_{C,2D} = \frac{m_{e,t}^*}{\pi \hbar^2} k_B T$$
 and  $N_{V,2D} = \frac{m_{h,t}^*}{\pi \hbar^2} k_B T$ . (19)

The effective masses are given in Table I. Next, we can use the capacitive voltage-divider model in Fig. 2(b) to solve for the corresponding gate voltages

$$V_{G1} = V_1 + (|Q_n| + V_{\text{Body}}C_S)/C_{G1}$$
 (20)

$$V_{G2} = V_2 - (|Q_p| + V_{\text{Body}}C_S)/C_{G2}$$
 (21)

where  $C_S$  is the EH bilayer body capacitance.  $C_{G1}$  and  $C_{G2}$  are the n- and p-gate oxide capacitances. We use the surface accumulation charge to capture the effect of the quantum capacitance. We also assumed that all the accumulation charge is located at the oxide interface.  $V_{G1}$  and  $V_{G2}$  provide the dc bias, or work-function difference, needed to align the eigenstates and achieve a desired Fermi-level position.

## B. OFF-State Circuit Analysis

In order to find the gate efficiency, we start with the OFF-state and then compute  $\eta_{\rm gate} \equiv \Delta E_{\rm OL}/(q\,\Delta V_{G1})$ . We define the gate efficiency this way because the quantum capacitance is nonlinear and this definition contains the average gate efficiency. First, we need to determine how much the overlap energy,  $\Delta E_{\rm OL}$ , needs to change in order to turn the tunneling OFF. A rough estimate is sufficient, since varying  $\Delta E_{\rm OL}$  from 50 to 200 meV only changes  $\eta_{\rm gate}$  by a few percent. Consequently, we take  $\Delta E_{\rm OL} = -100$  meV. If the band-edge DOS  $S_{\rm DOS}$  is 20 mV/decade (corresponding to the optically measured steepness),  $\Delta E_{\rm OL} = -100$  meV will give five decades of ON/OFF ratio.

To find  $V_{G1}$  in the OFF state,  $V_{G1,OFF}$ , we need to start at the opposite gate  $V_{G2}$  and work our way backward through the capacitive voltage-divider model in Fig. 2(b). Since we are keeping the back-gate voltage,  $V_{G2}$ , fixed, we use the same value of  $V_{G2}$  that was found in the ON-state from the capacitive voltage-divider model (21). Next, we need to find the body voltage  $(V_{\text{Body}})$  across the semiconductor and the confinement energies ( $E_{1e}$  and  $E_{1h}$ ) in the OFF-state. We do this by solving the overlap energy definition (13) for  $E_{\rm OL} = -100$  meV. Now, we can find  $V_2$  by solving the capacitive voltage-divider model (21) self-consistently for  $V_2$ . In (21), the charge density,  $|Q_p|$ , is a function of  $V_2$  through  $\Delta E_{\rm Fp}$  from (16). Once we have  $V_2$ , we know  $V_1 = V_2 + V_{\rm Body}$ . Then, we can solve the capacitive voltage-divider model (20) for  $V_{G1}$  using (15) to define  $\Delta E_{Fn}$  for the charge density. This gives us  $V_{G1}$  in the OFF-state,  $V_{G1,OFF}$ . As we already found  $V_{G1}$  in the ON-state,  $V_{G1,ON}$ , at the end of Section III-A, we can finally compute the gate efficiency as  $\Delta E_{OL}/q(V_{G1,ON})$  $V_{G1,OFF}$ ).

# C. Tunneling Conductance

As we are tunneling between two quantum wells, we need to use the 2d–2d tunneling current formula [12], [13]

$$G_{\text{tunnel}} = \frac{q m_{\text{JDOS}}^* L_C W}{\pi^2 \hbar^3} \times (0.435 E_{1e}) \times (0.435 E_{1h})$$
$$\times \frac{q}{4k_b T} \times \top (F) \times \frac{1}{\cosh(\Delta E_F'/2k_B T)^2}$$
(22)

where the tunnel transmission probability is

$$T(F) = \exp\left(\frac{-\pi (m_{\text{tunnel}}^*)^{1/2} E_G^{3/2}}{2\sqrt{2}\hbar q F}\right)$$
 (23)

and the electric field across the semiconductor layer is

$$F = V_{\text{Body}} / T_{\text{Body}}. \tag{24}$$

The length of the overlap region is  $L_C$  and the width is W, as shown in Fig. 1. The confinement energies,  $E_{1e}$  and  $E_{1h}$ , are given by (14). The Fermi-level position relative to the closest eigenstate is given by  $\Delta E_F'$ . If  $E_F$  is below  $E_C'$  and  $E_V'$ , then  $\Delta E_F' = \Delta E_{\text{Fp}}$ , given by (15). If  $E_F$  is above  $E_C'$  and  $E_V'$ , then  $\Delta E_F' = \Delta E_{\text{Fn}}$ , given by (16). If  $E_F$  is in between  $E_C'$  and  $E_V'$ , then  $\Delta E_F'$  should be set to zero.

The tunneling probability is based on a two-band WKB tunneling model and is given in [17]. Some care is needed in

choosing the appropriate masses. The joint DOS mass is given by

$$m_{\text{JDOS}}^* = 2\left(1/m_{e,t}^* + 1/m_{h,t}^*\right)^{-1}$$
. (25)

The tunneling mass can be computed from [17]

$$m_{\text{tunnel}}^* = 2\left(1/m_{e,z}^* + 1/m_{h,z}^*\right)^{-1}.$$
 (26)

The transverse masses,  $m_{e,t}^*$ , and  $m_{h,t}^*$ , as well as the masses in the tunneling direction,  $m_{e,z}^*$ , and  $m_{h,z}^*$ , are given in Table I.

The WKB model and reduced mass work well in InAs, where the carriers in a single conduction band tunnel to a single valence band [18]. However, in silicon and germanium, the bandgap is indirect, and there are many interacting bands and so the WKB model breaks down [18]. Consequently, we use an experimentally fitted tunneling effective mass derived in [5]. While [5] used a single-band tunneling model, we used a two-band tunneling model and need to adjust the mass

$$m_{2\text{Band}}^* = \left( (2\sqrt{2}/\pi) \times (4\sqrt{2}/3) \right)^2 m_{1\text{Band}}^*.$$
 (27)

This comes from comparing the tunneling equation in [5] with (23). A summary of all the material parameters used is given in Table I.

We use the tunneling formula in (22) because it more accurately captures the benefits of quantum confinement in increasing the current, as discussed in the Appendix. For simplicity, we assume that tunneling only occurs in the vertical direction, perpendicular to the gates, and neglect the 2-D electrostatics and any lateral tunneling.

# D. Channel Conductance

The last step is to calculate the channel conductance. The channel needs to have a minimum charge available to carry the current that has tunneled, or else the ON-state conductance will be limited by the channel resistance instead of tunneling resistance. The device conductance will be given by the lower of the channel or tunneling conductance. This is only an issue for Si at a high conductance near 1 mS/ $\mu$ m where the channel conductance becomes the limiting conductance. Consequently, a smaller  $\Delta E_F$  is required to increase the number of electrons.

The channel conductance is given by a ballistic model [19]

$$G = Wqn_s v_T / (2k_B T/q) \tag{28}$$

where

$$v_T = \sqrt{2k_B T / \pi m_{e,t}^*}, \quad n_s = |Q_n|/q.$$
 (29)

## E. Heterojunction Analysis

Using a heterojunction, as shown in Fig. 4, can reduce the required dc bias or work-function difference to achieve the desired band alignment. A heterojunction will also slightly improve the gate efficiency. We consider an InAs/AlGaSb heterojunction since the band alignment at the heterointerface,



Fig. 4. Band diagram incorporating a heterojunction in the EH bilayer.



Fig. 5. Band diagram for the optimal heterojunction structure with an ON-state conductance of 1 mS/ $\mu$ m and maximum bias or work-function difference <1 eV is shown. The narrow p-well eigenstate energy only changes a little as the bias changes, helping the gate efficiency.

or effective bandgap,  $E_{\rm g,eff}$ , can be widely tuned by changing the Al content.

In order to account for the heterojunction, a few changes must be made. First, we need to change the body capacitance

$$C_S = (t_n/\varepsilon_{s,n} + t_p/\varepsilon_{s,p})^{-1}.$$
 (30)

Here, we have used n and p subscripts to refer to the device properties on the n and p sides, respectively. The electric field in each material is also different

$$F_n = V_{\text{Body}} / (t_n + \varepsilon_{s,n} \times t_p / \varepsilon_{s,p})$$
 (31)

$$F_p = V_{\text{Body}} / (t_p + \varepsilon_{s,p} \times t_n / \varepsilon_{s,n}).$$
 (32)

Next, we need to update the tunneling probability to account for the fact that we are tunneling through two triangular barriers. The triangular barrier heights on the n and p sides  $(E_{B,n}$  and  $E_{B,p})$  are given by

$$E_{B,n} = qF_n \times t_n - E_{1e} \tag{33}$$

$$E_{B,p} = qF_p \times t_p - E_{1h}.$$
 (34)

The tunneling barriers are shaded in gray in Fig. 4. Looking at the p-side, the tunneling begins when the hole eigenstate energy enters the forbidden region. The height of the triangular

tunneling barrier is given by (34). If the confinement energy,  $E_{1e}$  or  $E_{1h}$ , is large, the barrier height would be negative and so the tunneling begins in the other material. This situation can be seen for the hole energy in Fig. 5. Now, we can model the tunneling probability with two single-band tunneling approximations such that  $T = T_n \times T_p$  and

$$\top_{n} = \exp\left\{ \left( -4(2 \times m_{e,z}^{*})^{1/2} E_{B,n}^{3/2} \right) / (3\hbar q F_{n}) \right\}$$

$$\top_{p} = \exp\left\{ \left( -4(2 \times m_{h,z}^{*})^{1/2} E_{B,p}^{3/2} \right) / (3\hbar q F_{p}) \right\}.$$
(36)

Since there is an abrupt transition from the tunneling energy being close to the valence band, and then close to the conduction band, at the heterojunction, the tunneling process is divided into two discrete steps. As the tunneling primarily occurs within a single band on each side of the junction, a single band model is used.

The last change is that carriers are in trapezoidal quantum wells instead of triangular quantum wells. While this should be solved numerically and the finite barrier heights should be accounted for, we can get a qualitative understanding of what happens using the following approximation [20]<sup>3</sup>

$$E_1 \approx \sqrt{E_{\rm tri}^2 + E_{\rm square}^2}.$$
 (37)

 $E_{\rm tri}$  is the energy in a triangular well given by (14).  $E_{\rm square}$  is the standard quantum confinement energy in a square potential well given by  $\hbar^2\pi^2/(2m_e^*t_n^2)$  or  $\hbar^2\pi^2/(2m_h^*t_p^2)$ . The trapezoidal quantum well shape improves the quantum confinement efficiency,  $\eta_{\rm quant}$ , over a triangular well by reducing the change in the energy level,  $E_1$ , when the bias changes.

## IV. RESULTS AND DISCUSSION

In order to maximize the performance of the EH bilayer TFET, the subthreshold swing voltage must be minimized while maintaining a high ON-state conductance. Minimizing the subthreshold swing requires us to maximize the gate efficiency  $[\eta_{\text{gate}} \equiv dE_{\text{OL}}/d(qV_{G1})]$ . The easiest way to maximize the gate efficiency is to vary the body thickness, Fermi-level position, and channel material, and determine the combination that gives the highest gate efficiency for a given ONstate conductance. Consequently, we do this for an ON-state conductance in the range from 10  $\mu$ s/ $\mu$ m to 1 mS/ $\mu$ m. This optimization results in a low electron density and a high hole density. This corresponds to minimizing the electron quantum capacitance,  $C_{O,n}$  and maximizing the hole quantum capacitance  $C_{Q,p}$ . As seen from the capacitive voltage divider in Fig. 2(b), minimizing  $C_{Q,n}$  reduces the free carriers that can screen  $V_{G1}$ . Maximizing  $C_{Q,p}$  helps to ground the p-channel and prevent  $V_{G1}$  from changing the p-channel potential,  $V_2$ .

In Fig. 6, we show the highest gate efficiency for a given conductance after the device thickness and dc biases are optimized relative to ON-state conductance. We see that the gate efficiency is quite similar for all three homojunction channel materials, Si, Ge, and InAs, at the optimal body thickness, and is  $\sim$ 40% for an ON-state conductance of 1 mS/ $\mu$ m.



Fig. 6. Analytically computed gate efficiency for all three optimized homojunctions is similar. Using the heterojunction only slightly improves the gate efficiency. The device properties that give the optimal gate efficiency are summarized in Table II. A gate oxide thickness of 0.8 nm and a 10-nm channel length overlap,  $L_C$ , was assumed. The gate efficiency was averaged over a band misalignment of  $\Delta E_{\rm OL}=100$  meV. Numerically computing the gate efficiency in NextNano++ gives similar results and is plotted using individual markers.

TABLE II
OPTIMIZED DEVICE PROPERTIES

|                          | $G_{ON}=10\mu \text{S/}\mu\text{m}$ |       |       | $G_{ON}=1\mathrm{mS/\mu m}$ |       |       |
|--------------------------|-------------------------------------|-------|-------|-----------------------------|-------|-------|
|                          | Si                                  | Ge    | InAs  | Si                          | Ge    | InAs  |
| $\eta_{gate}$            | 0.48                                | 0.52  | 0.54  | 0.39                        | 0.40  | 0.41  |
| $\eta_{quant}$           | 0.68                                | 0.69  | 0.64  | 0.63                        | 0.62  | 0.55  |
| $t_{body}$ (nm)          | 5.9                                 | 14.9  | 24.2  | 4.3                         | 9.7   | 14.6  |
| $\Delta E_F(\text{meV})$ | 81                                  | 84    | 30    | 61                          | 63    | 17    |
| $V_{gl}(V)$              | 1.78                                | 0.82  | 0.51  | 2.48                        | 1.25  | 0.84  |
| $V_{g2}(V)$              | -2.41                               | -1.01 | -0.42 | -3.07                       | -1.43 | -0.61 |
| $V_{body}(V)$            | 2.15                                | 1.21  | 0.73  | 2.52                        | 1.50  | 1.00  |
| Stunnel (mV/decade)      | 225                                 | 161   | 141   | 246                         | 173   | 227   |

The analytic gate efficiency for Si, Ge and InAs Bilayer TFETS at an onstate conductance of 1mS/ $\mu$ m and 10 $\mu$ S/ $\mu$ m is summarized. The different material parameters and biases at the on-state required to achieve the optimal gate efficiency are also summarized.  $S_{numel}$  is the semilog slope measuring how steeply the tunneling conductance changes due to a changing barrier thickness with respect to the band overlap energy,  $E_{OL}$ .

In Table II, we summarize the efficiencies, optimal thickness, Fermi-level position, and gate biases for the Si, Ge, and InAs devices.

Interestingly, it should be possible to achieve an ON-state conductance of 1 mS/ $\mu$ m in Si if the body is sufficiently thin. Unfortunately, that requires an unrealistically high electric field  $\sim$ 5.8 MV/cm, a tunneling barrier thickness of 1.9 nm, and a tunneling probability of  $3.9 \times 10^{-3}$ .

Although all three materials have similar ON-state conductance and optimized gate efficiency, the dc bias required is drastically different between the materials. Table II shows the dc bias or work-function difference on each gate required to align the energy eigenstates. At 1 mS/ $\mu$ m, the voltage across the two gates will be 5.6, 2.6, and 1.45 V for Si, Ge, and InAs, respectively. It may be possible to achieve the dc bias required for InAs by different gate work functions, but it will be very difficult to achieve 2 V or more that are required for Si and Ge. Furthermore, the unrealistically high electric field

<sup>&</sup>lt;sup>3</sup>Reference [20] also modifies the effective masses to get a better fit for the energy. We capture the first-order effect of the trapezoidal well using the original masses. The error introduced by this and the other approximations is quantified in the numerical NextNano simulations.

required in silicon would cause the gate dielectric to break down [2]. Thus, InAs is the best candidate.

Next, we calculate  $S_{\text{tunnel}}$  the semilog slope of tunnel probability versus body voltage using its definition (11):  $S_{\text{tunnel}} = dV_{\text{Body}}/d\log(I_0)$ . This will determine if changing the barrier width has a significant impact on the subthreshold swing voltage. As we are taking  $d\log(I_0)$ , any quantity proportional to  $I_0$  can also be used as the argument of the log. In particular,  $G_{\text{tunnel}}$ , defined by (22), is proportional to  $I_0$ .  $I_0$  is composed of two key terms,  $(f_C - f_V)$  and  $\top$ .  $G_{\text{tunnel}}$  contains  $\top$  and accounts for  $(f_C - f_V)$  through the  $\cosh(\Delta E'/2k_B \top)$  term, as discussed in the Appendix. Thus, we have  $S_{\text{tunnel}} = \Delta V_{\text{Body}} / \Delta \log(G_{\text{tunnel}})$ . We can evaluate this by computing  $G_{\text{tunnel}}$  (22), and  $V_{\text{Body}}$  (13), for  $E_{\text{OL}} = 0$ and  $E_{OL} = 100$  mV. At 1 mS/ $\mu$ m,  $S_{tunnel}$  for Si, Ge, and InAs are disappointingly 246, 173, and 227 mV/decade, respectively. Since  $S_{\text{tunnel}}$  is worse than 60 mV/decade, a steep swing cannot be achieved by electrostatically modulating the tunneling barrier width alone. The EH bilayer TFET requires a steep band-edge DOS, S<sub>DOS</sub>, for a steep subthreshold swing.

To arrive at a reasonable work-function difference, we can employ a heterojunction in the EH bilayer. Optimizing for only gate efficiency results in a very narrow quantum well and unreasonably large confinement energies and gate biases. Consequently, we limit the bias difference to 1 V to limit the work-function difference needed. This does not significantly hurt gate efficiency (<1%). We chose an aluminum concentration of 60% in the AlGaSb in order to give an effective bandgap,  $E_{\rm g,eff}$ , of 100 meV. Using pure GaSb or pure AlSb changes the optimized gate efficiency insignificantly (<1%). The optimized InAs/Al<sub>0.6</sub>Ga<sub>0.4</sub>Sb structure for 1 mS/ $\mu$ m is shown in Fig. 5. We find that a 14-nm thick InAs layer and a 2.6-nm thick Al<sub>0.6</sub>Ga<sub>0.4</sub>Sb layer give the best gate efficiency. Overall, we can see that including the heterostructure only slightly increases the gate efficiency, as shown in Fig. 6.

To verify the accuracy of the analytic calculations, we performed quantum simulations in NextNano++ with a sixband k·p model for the valence band and a single-band model for the conduction band. We found the simulated gate efficiency for the body thickness and Fermi-level positions given in Table II (the gate biases are adjusted to obtain the same Fermi-level position). The simulated gate efficiency,  $\eta_{\text{gate}}$ , at a conductance of 1 mS/ $\mu$ m for Si, Ge, and InAs was 44%, 43%, and 51%, respectively. The confinement efficiency,  $\eta_{\text{quant}} = dE_{\text{OL}}/d(qV_{\text{Body}})$ , is 79%, 70%, and 66%, for Si, Ge, and InAs respectively. The primary difference between the analytical results versus computer simulations is that the simulation does not assume an infinite triangular well as in (14). When simulating the heterojunction, we needed to reduce the thickness of the Al<sub>0.6</sub>Ga<sub>0.4</sub>Sb layer to capture the benefit of the trapezoidal quantum well while maintaining the same tunneling barrier height and overall thickness. For a 14.6-nm InAs thickness and a 2.0-nm  $Al_{0.6}Ga_{0.4}Sb$  thickness, we simulated a gate efficiency,  $\eta_{gate}$ , of 52% and a confinement efficiency,  $\eta_{quant}$ , of 65%. The numerically computed gate efficiencies are also plotted in Fig. 6.

### V. Conclusion

We found that a 14.6-nm thick InAs EH bilayer represents the best tradeoff between gate efficiency (51%) and ON-state conductance (1 mS/ $\mu$ m), demanding a bias or gate work-function difference of 1.45 V for a homojunction EH bilayer. We also found that a 9.7-nm thick germanium EH bilayer could achieve a gate efficiency of 43%, if a 2.6 V gate work-function difference could be engineered. Using an InAs/AlGaSb heterojunction in the EH bilayer structure reduces the required work-function difference to less than a volt, but does not significantly increase in the gate efficiency. Consequently, InAs seems to be the optimal channel material.

#### APPENDIX

The tunneling current can be modeled using the transfer Hamiltonian method as developed in [21] and [22]. When applied to a bulk semiconductor, it yields the typical semi-classical WKB tunneling current. By starting with the transfer Hamiltonian formalism, the current can be extended to reduced dimensionalities, such as tunneling between two quantum wells [12], [13]. For any arbitrary structure, the tunneling current is given by [12], [22]

$$J_{\text{tunnel}} = \frac{4\pi q}{\hbar} \sum_{k_i, k_f} |M_{fi}|^2 \delta(E_C - E_V)(f_1 - f_2). \quad (A1)$$

The matrix element is given by [12]

$$M_{fi} = \frac{-\hbar^2}{2m} i \int \left( \psi_f^* \nabla \psi_i - \psi_i \nabla \psi_f^* \right) \cdot d\vec{S}$$
 (A2)

where S is the tunneling interface area. In a square well, the matrix element is given by [12]

$$|M_{fi}|^2 = \frac{1}{\pi^2} E_{1e} \times E_{1h} \times \top.$$
 (A3)

 $E_{1e}$  and  $E_{1h}$  are the confinement energies and  $\top$  is the tunneling probability. In a triangular well, the normalized exponential tail of the wavefunction is given by [23]

$$\psi \approx 1.426 \frac{1}{2\sqrt{\pi}} \times \frac{1}{\bar{Z}^{1/4}} \times \exp\left(-\frac{2}{3}\bar{Z}^{3/2}\right)$$
$$= 1.426 \frac{1}{2\sqrt{\pi}} \times \frac{1}{L_0\sqrt{k}} \times \exp\left(-\int_0^Z kdZ\right) \quad (A4)$$

where

$$\bar{Z} = Z/L_0, \quad L_0 = \left(\hbar^2 / (2mqF)\right)^{1/3}.$$
 (A5)

Plugging (A4) into (A2) gives

$$M_{\text{triangularwell}} = 0.435 \times M_{\text{squarewell}}.$$
 (A6)

As the current is proportional to the square of the matrix element, the 2d-2d tunneling current in a triangular well is  $(0.435)^2$  times lower than in a square well.

Furthermore, since the current is flowing over a small energy range near the threshold, the Fermi function difference  $f_C$ - $f_V$  can be Taylor expanded to give

$$f_C - f_V \approx \frac{q V_{\text{SD}}}{4k_b T} \times \frac{1}{\cosh(\Delta E_F'/2k_B T)^2}.$$
 (A7)

## REFERENCES

- [1] L. Lattanzio, L. De Michielis, and A. M. Ionescu, "The electron-hole bilayer tunnel FET," *Solid-State Electron.*, vol. 74, pp. 85–90, Aug. 2012.
- [2] J. T. Teherani, S. Agarwal, E. Yablonovitch, J. L. Hoyt, and D. A. Antoniadis, "Impact of quantization energy and gate leakage in bilayer tunneling transistors," *IEEE Electron Device Lett.*, vol. 34, no. 2, pp. 298–300, Feb. 2013.
- [3] J. P. Leburton, J. Kolodzey, and S. Briggs, "Bipolar tunneling field-effect transistor: A three-terminal negative differential resistance device for high-speed applications," *Appl. Phys. Lett.*, vol. 52, no. 19, pp. 1608–1610, 1988.
- [4] C. Alper, L. Lattanzio, L. De Michielis, P. Palestri, L. Selmi, and A. M. Ionescu, "Quantum mechanical study of the germanium electronhole bilayer tunnel FET," *IEEE Trans. Electron Devices*, vol. 60, no. 9, pp. 2754–2760, Sep. 2013.
- [5] A. C. Seabaugh and Q. Zhang, "Low-voltage tunnel transistors for beyond CMOS logic," *Proc. IEEE*, vol. 98, no. 12, pp. 2095–2110, Dec. 2010.
- [6] G. Dewey et al., "Fabrication, characterization, and physics of III-V heterojunction tunneling field effect transistors (H-TFET) for steep subthreshold swing," in Proc. IEEE IEDM, Dec. 2011, pp. 1–4.
- [7] J. Knoch, S. Mantl, and J. Appenzeller, "Impact of the dimensionality on the performance of tunneling FETs: Bulk versus one-dimensional devices," *Solid-State Electron.*, vol. 51, pp. 572–578, Apr. 2007.
- [8] M. A. Khayer and R. K. Lake, "Effects of band-tails on the subthreshold characteristics of nanowire band-to-band tunneling transistors," *J. Appl. Phys.*, vol. 110, no. 7, pp. 074508-1–074508-6, 2011.
- [9] T. Tiedje, E. Yablonovitch, G. D. Cody, and B. G. Brooks, "Limiting efficiency of silicon solar cells," *IEEE Trans. Electron Devices*, vol. 31, no. 5, pp. 711–716, May 1984.
- [10] S. R. Johnson and T. Tiedje, "Temperature dependence of the urbach edge in GaAs," J. Appl. Phys., vol. 78, no. 9, pp. 5609–5613, 1995.
- [11] J. I. Pankove, "Absorption edge of impure gallium arsenide," *Phys. Rev.*, vol. 140, no. 6A, pp. 2059–2065, 1965.
- [12] S. Agarwal and E. Yablonovitch, "Pronounced effect of pn-junction dimensionality on tunnel switch sharpness," *eprint arXiv:1109.0096* [Online]. Available: http://arxiv.org/abs/1109.0096
- [13] S. Agarwal and E. Yablonovitch, "Using dimensionality to achieve a sharp tunneling FET (TFET) turn-on," in *Proc. 69th Annu. DRC*, 2011, pp. 199–200.
- [14] S. Agarwal and E. Yablonovitch, "Enhanced tunneling current in 1d-1d edge overlapped TFETs," in *Proc. 70th Annu. DRC*, 2012, pp. 63–64.
- [15] S. M. Sze and K. K. Ng, Physics of Semiconductor Devices. Hoboken, NJ, USA: Wiley-Interscience, 2007.
- [16] L. De Michielis, L. Lattanzio, K. E. Moselund, H. Riel, and A. M. Ionescu, "Tunneling and occupancy probabilities: How do they affect tunnel-FET behavior," *IEEE Electron Device Lett.*, vol. 34, no. 6, pp. 726–728, Jun. 2013.
- [17] E. O. Kane, "Zener tunneling in semiconductors," J. Phys. Chem. Solids, vol. 12, no. 2, pp. 181–188, 1959.
- [18] M. Luisier and G. Klimeck, "Simulation of nanowire tunneling transistors: From the Wentzel-Kramers-Brillouin approximation to full-band phonon-assisted tunneling," *J. Appl. Phys.*, vol. 107, no. 8, pp. 084507-1–084507-6, 2010.
- [19] M. Lundstrom and J. Guo, Nanoscale Transistors: Device Physics, Modeling and Simulation. New York, NY, USA: Springer-Verlag, 2006.
- [20] S. Oh and H. S. P. Wong, "A physics-based compact model of III-V FETs for digital logic applications: Current-voltage and capacitancevoltage characteristics," *IEEE Trans. Electron Devices*, vol. 56, no. 12, pp. 2917–2924, Dec. 2009.
- [21] J. Bardeen, "Tunneling from a many particle point of view," *Phys. Rev. Lett.*, vol. 6, no. 2, pp. 57–59, 1961.
- [22] W. A. Harrison, "Tunneling from an independent-particle point of view," Phys. Rev., vol. 123, no. 1, pp. 85–89, Jul. 1961.
- [23] D. J. Griffiths, Introduction to Quantum Mechanics, 2nd ed. Upper Saddle River, NJ, USA: Prentice-Hall, 1994.
- [24] H. Kroemer, "The 6.1 Å family (InAs, GaSb, AlSb) and its heterostructures: A selective review," *Phys. E, Low-Dimensional Syst. Nanostruct.*, vol. 20, no. 3, pp. 196–203, 2004.
- [25] I. Balslev and P. Lawaetz, "On the interpretation of the observed hole mass shift with uniaxial stress in silicon," *Phys. Lett.*, vol. 19, no. 1, pp. 6–7, 1965.
- [26] P. Lawaetz, "Valence-band parameters in cubic semiconductors," *Phys. Rev. B*, vol. 4, pp. 3460–3467, Nov. 1971.

- [27] I. Vurgaftman, J. R. Meyer, and L. R. Ram-Mohan, "Band parameters for III-V compound semiconductors and their alloys," *J. Appl. Phys.*, vol. 89, pp. 5815–5875, Jun. 2001.
- [28] S. L. Chuang, Physics of Optoelectronic Devices. New York, NY, USA: Wiley, 1995.



**Sapan Agarwal** received the B.S. degree in electrical engineering from the University of Illinois at Urbana-Champaign, Champaign, IL, USA, and the Ph.D. degree from the University of California, Berkeley (UC Berkeley), CA, USA, in 2007 and 2012, respectively.

He is currently a Post-Doctoral Fellow at UC Berkeley.



James T. Teherani received the B.S. degree in electrical and computer engineering from the University of Texas at Austin, Austin, TX, USA, in 2008, and the M.S. degree from the Massachusetts Institute of Technology, Cambridge, MA, USA, in 2010, where he is currently pursuing the Ph.D. degree.

His current research interests include tunneling transistors, emerging materials, and high-mobility devices.



**Judy L. Hoyt** received the B.S. degree in physics and applied mathematics from the University of California, Berkeley, CA, USA, and the Ph.D. degree in applied physics from Stanford University, Stanford, CA, USA, in 1987.

She is a Professor with the Department of Electrical Engineering and Computer Science with the Massachusetts Institute of Technology, Cambridge, MA, USA.



**Dimitri A. Antoniadis** received the B.S. degree from the National University of Athens, Athens, Greece, and the Ph.D. degree in electrical engineering from Stanford University, Stanford, CA, USA, in 1976.

He is the Ray and Maria Stata Professor of Electrical Engineering with the Massachusetts Institute of Technology, Cambridge, MA, USA.



**Eli Yablonovitch** received the Ph.D. degree in applied physics from Harvard University, Cambridge, MA, USA, in 1972.

He is a Professor of Electrical Engineering and Computer Sciences with the University of California, Berkeley, CA, USA, where he is the Director of the NSF Center for Energy Efficient Electronics Science.